# Computer System Architecture 6.823 Quiz #3 April 28th, 2017 Professors Daniel Sanchez and Joel Emer

Name:

# This is a closed book, closed notes exam. 85 Minutes 15 Pages (+2 Scratch)

Notes:

- Not all questions are of equal difficulty, so look over the entire exam and budget your time carefully.
- Please carefully state any assumptions you make.
- Show your work to receive full credit.
- Please write your name on every page in the quiz.
- You must not discuss a quiz's contents with other students who have not yet taken the quiz.
- Pages 16 and 17 are scratch pages. Use them if you need more space to answer one of the questions, or for rough work.

| Part A |       | 26 Points            |
|--------|-------|----------------------|
| Part B |       | 26 Points            |
| Part C |       | 24 Points            |
| Part D |       | 24 Points            |
|        | (100) | $\dots$ $\mathbf{D}$ |

(+10 Bonus Points)

#### TOTAL \_\_\_\_\_ 100 Points

# Part A: Cache Coherence (26 points)

We want to study the tradeoffs between the standard directory-based MSI and MESI coherence protocols. The figures below show their state-transition diagrams.



Figure A-1: MSI protocol state transition diagram.



Figure A-2: MESI protocol state transition diagram.

## Question 1 (6 points)

Consider the four-core system below. Each core has a private cache, and caches are kept coherent with a directory protocol. Each core runs a thread that issues a load followed by a store to a single address, as shown below. Each thread accesses a different address (core 1's thread accesses A, core 2's thread accesses B, etc.). These thread-private addresses are on different cache lines. The number in parenthesis indicates the global order of the accesses (i.e. LD A happens before ST A, which happens before LD B, etc.). Each access completes before the next one begins.

| Cache 1              | Cache 2              | Cache 3              | Cache 4              |
|----------------------|----------------------|----------------------|----------------------|
| Core 1               | Core 2               | Core 3               | Core 4               |
| (1) LD A<br>(2) ST A | (3) LD B<br>(4) ST B | (5) LD C<br>(6) ST C | (7) LD D<br>(8) ST D |

For this sequence of 8 accesses, provide in the table below the total number of share and exclusive requests from caches to directory (ShReq and ExReq), and the total number of invalidation and downgrade requests from the directory to caches (InvReq and DownReq) for the MSI and MESI protocols. If a single shared or exclusive request causes the directory to issue invalidation or downgrade requests to multiple caches, you should count each of those messages as a separate request. Ignore coherence responses. *Assume all caches are initially empty*.

|      | # of ShReq | # of ExReq | # of InvReq | # of DownReq |
|------|------------|------------|-------------|--------------|
| MSI  |            |            |             |              |
|      |            |            |             |              |
| MESI |            |            |             |              |
|      |            |            |             |              |

# Question 2 (6 points)

Consider a different program where each thread reads globally shared data, as shown below.

| Cache 1  | Cache 2  | Cache 3  | Cache 4  |
|----------|----------|----------|----------|
| Core 1   | Core 2   | Core 3   | Core 4   |
| (1) LD A | (2) LD A | (3) LD A | (4) LD A |

For this sequence of 4 accesses, fill in the table below for the MSI and MESI protocols. Ignore coherence responses. *Assume all caches are initially empty.* 

|      | # of ShReq | # of ExReq | # of InvReq | # of DownReq |
|------|------------|------------|-------------|--------------|
| MSI  |            |            |             |              |
|      |            |            |             |              |
| MESI |            |            |             |              |
|      |            |            |             |              |

Let's try to improve on MSI by using a predictor. The idea is to predict whether a load that misses will be followed by a store to the same cache line. We leave the MSI protocol unchanged, but augment each private cache with a new ShReq-vs-ExReq predictor. On a store miss, the cache always sends an exclusive request to the directory, as in normal MSI. However, on a load miss, the cache can send either a shared request or an exclusive request, deferring the decision to the predictor. This way, on a load miss, the core may send an ExReq and acquire the line in M instead of S.

# Question 3 (7 points)

Consider the private read/write access sequence in Question 1 (repeated below for convenience).

| Cache 1              | Cache 2              | Cache 3              | Cache 4              |
|----------------------|----------------------|----------------------|----------------------|
| Core 1               | Core 2               | Core 3               | Core 4               |
| (1) LD A<br>(2) ST A | (3) LD B<br>(4) ST B | (5) LD C<br>(6) ST C | (7) LD D<br>(8) ST D |

Assume all private caches use the MSI protocol with predictor, and make the same prediction.

- a) What is the correct prediction (ShReq or ExReq) for this sequence of accesses?
- b) What is the incorrect prediction (ShReq or ExReq) for this sequence of accesses?
- c) For the sequence of 8 accesses, fill in the table below for MSI with correct and incorrect predictions. Ignore coherence responses. *Assume all caches are initially empty.*

|                             | # of ShReq | # of ExReq | # of InvReq | # of DownReq |
|-----------------------------|------------|------------|-------------|--------------|
| MSI with                    |            |            |             |              |
| <b>Correct Prediction</b>   |            |            |             |              |
| MSI with                    |            |            |             |              |
| <b>Incorrect Prediction</b> |            |            |             |              |

## Question 4 (7 points)

| Cache 1  | Cache 2  | Cache 3  | Cache 4  |
|----------|----------|----------|----------|
| Core 1   | Core 2   | Core 3   | Core 4   |
| (1) LD A | (2) LD A | (3) LD A | (4) LD A |

Consider the shared read-only memory access sequence in Question 2.

Assume all private caches use the MSI protocol with predictor, and make the same prediction.

a) What is the correct prediction (ShReq or ExReq) for this sequence of accesses?

b) What is the incorrect prediction (ShReq or ExReq) for this sequence of accesses?

c) For the sequence of 4 accesses, fill in the table below for MSI with correct and incorrect predictions. Ignore coherence responses. *Assume all caches are initially empty.* 

|                             | # of ShReq | # of ExReq | # of InvReq | # of DownReq |
|-----------------------------|------------|------------|-------------|--------------|
| MSI with                    |            |            |             |              |
| <b>Correct Prediction</b>   |            |            |             |              |
| MSI with                    |            |            |             |              |
| <b>Incorrect Prediction</b> |            |            |             |              |

## Part B: Memory Consistency (26 points)

Consider two processes, P1 and P2, running on two different processors. *Assume that memory locations A, B, and C contain initial value 0*.

|       | P1                     | P2                           |  |
|-------|------------------------|------------------------------|--|
| P1.1: | ST (A) ← 1             | P2.1: ST (B) ← 1             |  |
| P1.2: | LD RB $\leftarrow$ (B) | P2.2: LD RC $\leftarrow$ (C) |  |
| P1.3: | ST (C) ← 1             | P2.3: LD RA $\leftarrow$ (A) |  |

#### Question 1 (10 points)

Out of the following possible final values of (RA, RB, RC), circle the ones that could occur if the system is <u>Sequentially Consistent (SC)</u>.

| (0,0,0) | (0,0,1) | (0,1,0) | (0,1,1) |
|---------|---------|---------|---------|
| (1,0,0) | (1,0,1) | (1,1,0) | (1,1,1) |

### Question 2 (5 points)

Out of the following possible final values of (RA, RB, RC), circle the ones that could occur if the system enforces <u>Total Store Order (TSO)</u>. TSO is a weak memory model where *stores may be reordered after loads*, i.e., a load may complete before a store that is earlier in program order if they access different addresses and there are no data dependencies.

| (0,0,0) | (0,0,1) | (0,1,0) | (0,1,1) |
|---------|---------|---------|---------|
|         |         |         |         |

(1,0,0) (1,0,1) (1,1,0) (1,1,1)

#### Question 3 (5 points)

Out of the following possible final values of (RA, RB, RC), circle the ones that could occur if the system enforces <u>RMO</u>. RMO is a weak memory model where *loads or stores may be reordered after loads or stores*, i.e., a load or a store may complete before a load or a store that is earlier in program order if they access different addresses and there are no data dependencies.

| (0,0,0) | (0,0,1) | (0,1,0) | (0,1,1) |
|---------|---------|---------|---------|
| (1,0,0) | (1,0,1) | (1,1,0) | (1,1,1) |

#### Question 4 (6 points)

Add the <u>minimum number</u> of memory barrier instructions (i.e., fences) to P1 and P2 such that the <u>TSO machine</u> produces the same register values as the <u>SC machine</u> for the given code.

The following fine-grained barrier instructions are available:

- **MEMBAR<sub>RR</sub>** guarantees that all reads initiated before MEMBAR<sub>RR</sub> will be performed before any read that follows the barrier.
- **MEMBAR**<sub>RW</sub> guarantees that all reads initiated before MEMBAR<sub>RW</sub> will be performed before any write that follows the barrier.
- **MEMBAR**<sub>WR</sub> guarantees that all writes initiated before  $MEMBAR_{WR}$  will be performed before any read that follows the barrier.
- **MEMBAR**<sub>WW</sub> guarantees that all writes initiated before MEMBAR<sub>WW</sub> will be performed before any write that follows the barrier.

|       | P1     |       |       | P2     |       |
|-------|--------|-------|-------|--------|-------|
| P1.1: | ST (A) | ← 1   | P2.1: | ST (B) | ← 1   |
| P1.2: | LD RB  | ← (B) | P2.2: | LD RC  | ← (C) |
| P1.3: | ST (C) | ← 1   | P2.3: | LD RA  | ← (A) |

# Part C: Reliability (24 points)

Consider the ACEness of different fields in an out-of-order machine. The machine uses a Datain-ROB design. Each instruction is allocated an entry in the reorder buffer (ROB) until commit. Assume the following:

- An ROB entry's src1 and src2 fields either hold the tag of the entry that will produce the instruction's source operand(s), or the actual data when it becomes available.
- An ROB entry's dest field holds the ID of the register the instruction writes, if any.
- When an instruction is issued to execute, its operands are latched by the functional unit or load/store unit.
- After execute, the output from a functional unit (or a load/store unit), if any, is written back to the data field in the ROB entry. This data, if any, is written to the dest register in the register file at commit.
- All instructions are ACE (i.e. no wrong-path execution).

For reference, here is a sample ROB entry for a subtract instruction that is waiting on data for its first operand.

| Tag | Inum | PC   | Use | Ex | Ор  | p1 | src1 | p2 | src2 | pd | dest | data |
|-----|------|------|-----|----|-----|----|------|----|------|----|------|------|
| T8  | 18   | 0xb4 | 1   |    | sub |    | Т6   | 1  | 2    |    | R5   |      |

### Question 1 (8 points)

An ROB entry is allocated to instruction **add R3,R1,R2**, which adds the contents of registers **R1** and **R2**, and writes the result to register **R3**. Indicate whether the following intervals in the lifetime of the specified ROB fields are ACE, unACE, or unknown. Explain any assumptions you make.

|                       | src1 | src2 | dest | data |
|-----------------------|------|------|------|------|
| Entry Allocation to   |      |      |      |      |
| Operands Available    |      |      |      |      |
|                       |      |      |      |      |
| Operands Available to |      |      |      |      |
| Issue                 | ACE  |      |      |      |
| Issue to Write-Back   |      |      |      |      |
| (i.e. executing)      |      |      |      |      |
| Write-Back to Commit  |      |      |      |      |
| WING-Dack to Commit   |      |      |      |      |
|                       |      |      |      |      |

## Question 2 (8 points)

An ROB entry is allocated to instruction **st R4,0(R7)**, which stores the contents of register R4 into the effective memory address contained in register R7. Indicate whether the following intervals in the lifetime of the specified ROB fields are ACE, unACE, or unknown. Explain any assumptions you make.

|                       | src1 | src2 | dest | data |
|-----------------------|------|------|------|------|
| Entry Allocation to   |      |      |      |      |
| Operands Available    |      |      |      |      |
|                       |      |      |      |      |
| Operands Available to |      |      |      |      |
| Issue                 |      |      |      |      |
|                       |      |      |      |      |
| Issue to Write-Back   |      |      |      |      |
| (i.e. executing)      |      |      |      |      |
|                       |      |      |      |      |
| Write-Back to Commit  |      |      |      |      |
|                       |      |      |      |      |
|                       |      |      |      |      |

### Question 3 (8 points)

Consider a 16-entry load buffer that holds the virtual addresses of issued loads. On average, a load is issued every 5 cycles, i.e., an address is allocated a new entry once every 5 cycles. The cache hit rate of this access stream is 90%, and accesses that hit in the cache hold their entry for 10 cycles on average. Those accesses that miss take 110 cycles on average to release their entry.

a) In steady state, how many load buffer entries are in use on average?

b) You profile the memory access stream. Of those loads that miss in the cache, you find that 5% are issued from wrong-path execution, 15% are dynamically dead, and the rest are used by ACE instructions. Of those addresses that hit in the cache, 2% are issued from wrong-path execution, 18% are dynamically dead, and the rest are used by ACE instructions. For the given access stream, what is the Architectural Vulnerability Factor (AVF) of this load buffer?

# Part D: On-Chip Networks (24 points + 10 bonus)

You are choosing between two topologies for your on-chip network, shown below.



For a system of N nodes, the 2-D Torus topology consists of  $k = \sqrt{N}$  rows and columns, where each row or column is a ring.

### Question 1 (10 points)

Your first task is to compare the topologies along key metrics. Fill in the table below as a function of the number of nodes in the network, N. The units for each cell are hops or links. For average distance, assume uniform random traffic (where each node sends  $1/N^{th}$  of the traffic to each destination, including itself).

To ease your derivations, you can define a variable  $k = \sqrt{N}$ , and assume k is an even integer. For partial credit, give the asymptotic growth instead.

|                   | Ring | 2-D Torus |
|-------------------|------|-----------|
| Number            |      |           |
| of links          |      |           |
| Diameter          |      |           |
| Average           |      |           |
| distance<br>D: 4: |      |           |
| Bisection         |      |           |
| bandwidth         |      |           |

### Question 2 (8 points)

As discussed in lecture, higher-dimensional topologies have smaller diameter, but the routers are more expensive. For what <u>range</u> of number of nodes, N, is the **average latency** in cycles of a 2-D torus topology lower than the **average latency** in cycles of a ring topology? (Provide an inequality on N.)

Assume the following:

- Traversing one link requires 1 cycle
- Traversing one router requires 1 cycles in the ring topology
- Traversing one router requires 4 cycles in the 2-D torus ring topology
- Entering and exiting the network at a router counts as traversing the router
- Traffic is uniform random

(For example, in a 4-node ring, the latency to send a flit from a node to a node two hops away is 5 cycles: 1 cycle to enter the network at the first router, 2 cycles for two link traversals, 1 cycle for one router traversal, and 1 cycle to exit the network at the last router.)

### Question 3 (6 points)

In a stroke of genius, you realize that a Hierarchical Ring topology (shown below) can bridge the low-latency routing of a Ring topology with the lower diameter of a 2-D Torus topology. For a system of *N* nodes, the Hierarchical Ring topology consists of one *global ring* surrounded by  $k = \sqrt{N}$  local rings. Each local ring has one node that also bridges with the global ring.

Fill in the table below as a function of the number of nodes in the network, N. The units for each cell are hops or links. To ease your derivations, you can define a variable  $k = \sqrt{N}$ , and assume k is an even integer. For partial credit, give the asymptotic growth instead.



|           | <b>Hierarchical Ring</b> |
|-----------|--------------------------|
| Number    |                          |
| of links  |                          |
| Diameter  |                          |
|           |                          |
| Bisection |                          |
| bandwidth |                          |

#### **Bonus Question (10 points)**

# Warning: This question is harder than others, so we recommend finishing as much of the quiz as you can before attempting it!

Derive the average distance (in hops or links) for a Hierarchical Ring topology as a function of the number of nodes in the network, N. Assume uniform random traffic (where each node sends  $1/N^{th}$  of the traffic to each destination, including itself). To ease your derivations, you can define a variable  $k = \sqrt{N}$ , and assume k is an even integer. Only exact answers are accepted, no partial credit.

# **Scratch Space**

Use these extra pages if you run out of space or for your own personal notes. We will not grade this unless you tell us explicitly in the earlier pages.